## SRC India Research Program: Research Needs April 2021

The Semiconductor Research Corporation (SRC) India Research Program (IRP) member companies are pleased to release this document that describes the 2021 research needs.

The India Research Program research needs of the members are described in two major categories:

- Tools, Flows, and Methods
- Architectures and Circuits

Each of these major categories are broken down into several sub-categories which describe the need in more detail. Even so, these are written to be broad in nature to not restrict the investigator's approach. There is no priority assigned to the order of either the major categories or the sub-categories.

SRC has also released a document called the Decadal Plan for Semiconductors (www.src.org/about/decadal-plan/) which describes five "Seismic Shifts" facing the electronics industry in the coming decade. Research should address issues arising from one of them:

- Smart Sensing The Analog Data Deluge
- Memory & Storage The Growth of Memory and Storage Demands
- Communication Communication Capacity vs. Data Generation
- Security ICT Security Challenges
- Energy Efficient Compute Energy vs. Global Energy Production

While a particular research submission might address the challenges of multiple shifts, each investigator should choose one which best aligns to their effort, perhaps at the end application level.

Moving forward, the SRC is also embarking on an effort to broaden participation in its funded research programs. This aggressive agenda will help us drive meaningful change in advanced information and communication technologies that seem impossible today. In the programs we lead, we must increase the participation of women and under-represented minorities as well as strike a balance between U.S. citizens and those from other nations, creating an inclusive atmosphere that unlocks the talents inherent in all of us. Please visit, <u>https://www.src.org/about/broadening-participation/</u>, for more information about the 2030 Broadening Pledge.

This needs document is driving the India Research Program solicitation. It is issued to universities throughout India, may be addressed by an individual investigator or a research team. Our selection process is divided into two stages. The interested party is requested to submit a brief 1-page white paper. The white paper should clearly identify what can be done in three years. A successfully selected white paper will result in an invitation to submit a full proposal. These proposals will be further down-selected for SRC research contracts.

Investigators who are funded will be expected to publish at top-tier conferences, including but not limited to ISSCC, VLSI, HPC, ISCA (part of Federated Computing Research Conference), and ESWEEK (CASES, CODESISSS, & EMSOFT). Also, if open-source software is to be developed, SRC encourages the use of MIT licensing terms when made available <u>https://opensource.org/licenses/MIT</u>.

White Papers for all the categories below will be considered for funding. Investigators are limited to participation in two white papers in this IRP solicitation. Submissions should highlight major category needs are addressed, such as "I1" as well as which seismic shift the research would impact.

## **CONTRIBUTORS**

| ADI    | Aravind Navada                               |
|--------|----------------------------------------------|
| IBM    | Arun Joseph, Rahul Rao                       |
| Intel  | Anand Ananthanarayanan, Sreenivas Subramoney |
| Mentor | Abhijit Ray                                  |
| TI     | Rubin Parekhji                               |

| 2021 India Research Program Needs Categories |                                                                                                                                                                                                                                                  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11                                           | Tools, Flows, and Methods                                                                                                                                                                                                                        |
| 11.1                                         | Design for robustness: tools, techniques, architectures, and systems                                                                                                                                                                             |
| 11.2                                         | Test techniques: yield learning, RF, mm-wave, high-speed, high-level, diagnosis, and repair, approximate test, big data analysis, analog BIST, defect coverage driven alternate / structural tests, and fast methods for analog fault simulation |
| 11.3                                         | Design verification and validation techniques: core algorithms, formal approaches, model generation, analog/mixed-signal, mm-wave, post-silicon, system-level, and security. ML methods                                                          |
| 11.4                                         | Design for safety and safety mechanisms, and safety analysis techniques                                                                                                                                                                          |
| 11.5                                         | Design optimization for functions including power management, energy harvesting, clocking, and RF baseband                                                                                                                                       |
| l1.6                                         | Compact circuit simulation models for analog/mixed-signal devices                                                                                                                                                                                |
| 11.7                                         | System level design optimization, including early exploration with SW/HW co-development for multi-core SoC designs, and energy efficiency                                                                                                        |
| 11.8                                         | Design for security of information systems, embedded systems and automotive systems, including accelerators and HW/SW co-design                                                                                                                  |
| 11.9                                         | Sensor design, calibration, and test including application interfaces and protocols                                                                                                                                                              |
| 11.10                                        | Techniques to accelerate ecosystem development of semiconductor manufacturing                                                                                                                                                                    |
| 12                                           | Architectures and Circuits                                                                                                                                                                                                                       |
| 12.1                                         | AI, cognitive, machine learning, and deep learning: architectures, techniques, and applications for IoT edge devices to the cloud                                                                                                                |
| 12.2                                         | Cloud computing, analytics: enabling architectures, techniques, and applications                                                                                                                                                                 |
| 12.3                                         | Edge computing including inference adaptability and online learning                                                                                                                                                                              |
| 12.4                                         | Architectures, accelerators, reconfigurable computing, hardware-software co-optimizations for cognitive computing, machine/deep learning, computer vision, depth perception, audio, next generation radar and LIDAR                              |
| 12.5                                         | Architectures for near-memory and in-memory computing using both traditional memories and emerging non-volatile memories                                                                                                                         |
| 12.6                                         | Cache and memory hierarchies for general-purpose and domain-specific systems                                                                                                                                                                     |
| 12.7                                         | Security and safety of analog signal chains                                                                                                                                                                                                      |
| 12.8                                         | Architectures for approximate computing, approximate test, and approximate security                                                                                                                                                              |
| 12.9                                         | Architectures and circuits to enable application driven energy management                                                                                                                                                                        |